1 /******************************************************************************
2
3 Copyright (c) 2001-2012, Intel Corporation
4 All rights reserved.
5
6 Redistribution and use in source and binary forms, with or without
7 modification, are permitted provided that the following conditions are met:
8
9 1. Redistributions of source code must retain the above copyright notice,
10 this list of conditions and the following disclaimer.
11
12 2. Redistributions in binary form must reproduce the above copyright
13 notice, this list of conditions and the following disclaimer in the
14 documentation and/or other materials provided with the distribution.
15
16 3. Neither the name of the Intel Corporation nor the names of its
17 contributors may be used to endorse or promote products derived from
18 this software without specific prior written permission.
19
20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 POSSIBILITY OF SUCH DAMAGE.
31
32 ******************************************************************************/
33 /*$FreeBSD: src/sys/dev/ixgbe/ixgbe_api.h,v 1.14 2012/07/05 20:51:44 jfv Exp $*/
34
35 #ifndef _IXGBE_API_H_
36 #define _IXGBE_API_H_
37
38 #include "ixgbe_type.h"
39
40 s32 ixgbe_init_shared_code(struct ixgbe_hw *hw);
41
42 extern s32 ixgbe_init_ops_82598(struct ixgbe_hw *hw);
43 extern s32 ixgbe_init_ops_82599(struct ixgbe_hw *hw);
44 extern s32 ixgbe_init_ops_X540(struct ixgbe_hw *hw);
45 extern s32 ixgbe_init_ops_vf(struct ixgbe_hw *hw);
46
47 s32 ixgbe_set_mac_type(struct ixgbe_hw *hw);
48 s32 ixgbe_init_hw(struct ixgbe_hw *hw);
49 s32 ixgbe_reset_hw(struct ixgbe_hw *hw);
50 s32 ixgbe_start_hw(struct ixgbe_hw *hw);
51 void ixgbe_enable_relaxed_ordering(struct ixgbe_hw *hw);
52 s32 ixgbe_clear_hw_cntrs(struct ixgbe_hw *hw);
53 enum ixgbe_media_type ixgbe_get_media_type(struct ixgbe_hw *hw);
54 s32 ixgbe_get_mac_addr(struct ixgbe_hw *hw, u8 *mac_addr);
55 s32 ixgbe_get_bus_info(struct ixgbe_hw *hw);
56 u32 ixgbe_get_num_of_tx_queues(struct ixgbe_hw *hw);
57 u32 ixgbe_get_num_of_rx_queues(struct ixgbe_hw *hw);
58 s32 ixgbe_stop_adapter(struct ixgbe_hw *hw);
59 s32 ixgbe_read_pba_num(struct ixgbe_hw *hw, u32 *pba_num);
60 s32 ixgbe_read_pba_string(struct ixgbe_hw *hw, u8 *pba_num, u32 pba_num_size);
61
62 s32 ixgbe_identify_phy(struct ixgbe_hw *hw);
63 s32 ixgbe_reset_phy(struct ixgbe_hw *hw);
64 s32 ixgbe_read_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
65 u16 *phy_data);
66 s32 ixgbe_write_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
67 u16 phy_data);
68
69 s32 ixgbe_setup_phy_link(struct ixgbe_hw *hw);
70 s32 ixgbe_check_phy_link(struct ixgbe_hw *hw,
71 ixgbe_link_speed *speed,
72 bool *link_up);
73 s32 ixgbe_setup_phy_link_speed(struct ixgbe_hw *hw,
74 ixgbe_link_speed speed,
75 bool autoneg,
76 bool autoneg_wait_to_complete);
77 void ixgbe_disable_tx_laser(struct ixgbe_hw *hw);
78 void ixgbe_enable_tx_laser(struct ixgbe_hw *hw);
79 void ixgbe_flap_tx_laser(struct ixgbe_hw *hw);
80 s32 ixgbe_setup_link(struct ixgbe_hw *hw, ixgbe_link_speed speed,
81 bool autoneg, bool autoneg_wait_to_complete);
82 s32 ixgbe_check_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
83 bool *link_up, bool link_up_wait_to_complete);
84 s32 ixgbe_get_link_capabilities(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
85 bool *autoneg);
86 s32 ixgbe_led_on(struct ixgbe_hw *hw, u32 index);
87 s32 ixgbe_led_off(struct ixgbe_hw *hw, u32 index);
88 s32 ixgbe_blink_led_start(struct ixgbe_hw *hw, u32 index);
89 s32 ixgbe_blink_led_stop(struct ixgbe_hw *hw, u32 index);
90
91 s32 ixgbe_init_eeprom_params(struct ixgbe_hw *hw);
92 s32 ixgbe_write_eeprom(struct ixgbe_hw *hw, u16 offset, u16 data);
93 s32 ixgbe_write_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
94 u16 words, u16 *data);
95 s32 ixgbe_read_eeprom(struct ixgbe_hw *hw, u16 offset, u16 *data);
96 s32 ixgbe_read_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
97 u16 words, u16 *data);
98
99 s32 ixgbe_validate_eeprom_checksum(struct ixgbe_hw *hw, u16 *checksum_val);
100 s32 ixgbe_update_eeprom_checksum(struct ixgbe_hw *hw);
101
105 s32 ixgbe_clear_rar(struct ixgbe_hw *hw, u32 index);
106 s32 ixgbe_set_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
107 s32 ixgbe_set_vmdq_san_mac(struct ixgbe_hw *hw, u32 vmdq);
108 s32 ixgbe_clear_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
109 s32 ixgbe_init_rx_addrs(struct ixgbe_hw *hw);
110 u32 ixgbe_get_num_rx_addrs(struct ixgbe_hw *hw);
111 s32 ixgbe_update_uc_addr_list(struct ixgbe_hw *hw, u8 *addr_list,
112 u32 addr_count, ixgbe_mc_addr_itr func);
113 s32 ixgbe_update_mc_addr_list(struct ixgbe_hw *hw, u8 *mc_addr_list,
114 u32 mc_addr_count, ixgbe_mc_addr_itr func,
115 bool clear);
116 void ixgbe_add_uc_addr(struct ixgbe_hw *hw, u8 *addr_list, u32 vmdq);
117 s32 ixgbe_enable_mc(struct ixgbe_hw *hw);
118 s32 ixgbe_disable_mc(struct ixgbe_hw *hw);
119 s32 ixgbe_clear_vfta(struct ixgbe_hw *hw);
120 s32 ixgbe_set_vfta(struct ixgbe_hw *hw, u32 vlan,
121 u32 vind, bool vlan_on);
122 s32 ixgbe_set_vlvf(struct ixgbe_hw *hw, u32 vlan, u32 vind,
123 bool vlan_on, bool *vfta_changed);
124 s32 ixgbe_fc_enable(struct ixgbe_hw *hw);
125 s32 ixgbe_set_fw_drv_ver(struct ixgbe_hw *hw, u8 maj, u8 min, u8 build,
126 u8 ver);
127 void ixgbe_set_mta(struct ixgbe_hw *hw, u8 *mc_addr);
128 s32 ixgbe_get_phy_firmware_version(struct ixgbe_hw *hw,
129 u16 *firmware_version);
130 s32 ixgbe_read_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 *val);
131 s32 ixgbe_write_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 val);
132 s32 ixgbe_init_uta_tables(struct ixgbe_hw *hw);
133 s32 ixgbe_read_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 *eeprom_data);
134 u32 ixgbe_get_supported_physical_layer(struct ixgbe_hw *hw);
135 s32 ixgbe_enable_rx_dma(struct ixgbe_hw *hw, u32 regval);
136 s32 ixgbe_disable_sec_rx_path(struct ixgbe_hw *hw);
137 s32 ixgbe_enable_sec_rx_path(struct ixgbe_hw *hw);
138 s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
139 s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
140 s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
141 s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
142 union ixgbe_atr_hash_dword input,
143 union ixgbe_atr_hash_dword common,
144 u8 queue);
145 s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
146 union ixgbe_atr_input *input_mask);
147 s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
148 union ixgbe_atr_input *input,
149 u16 soft_id, u8 queue);
150 s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
151 union ixgbe_atr_input *input,
152 u16 soft_id);
153 s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
154 union ixgbe_atr_input *input,
155 union ixgbe_atr_input *mask,
156 u16 soft_id,
157 u8 queue);
158 void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
159 union ixgbe_atr_input *mask);
160 u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
161 union ixgbe_atr_hash_dword common);
162 s32 ixgbe_read_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
163 u8 *data);
164 s32 ixgbe_write_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
165 u8 data);
166 s32 ixgbe_write_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 eeprom_data);
167 s32 ixgbe_get_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr);
168 s32 ixgbe_set_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr);
169 s32 ixgbe_get_device_caps(struct ixgbe_hw *hw, u16 *device_caps);
170 s32 ixgbe_acquire_swfw_semaphore(struct ixgbe_hw *hw, u16 mask);
171 void ixgbe_release_swfw_semaphore(struct ixgbe_hw *hw, u16 mask);
172 s32 ixgbe_get_wwn_prefix(struct ixgbe_hw *hw, u16 *wwnn_prefix,
173 u16 *wwpn_prefix);
174 s32 ixgbe_get_fcoe_boot_status(struct ixgbe_hw *hw, u16 *bs);
175
176 #endif /* _IXGBE_API_H_ */
|
1 /******************************************************************************
2
3 Copyright (c) 2001-2015, Intel Corporation
4 All rights reserved.
5
6 Redistribution and use in source and binary forms, with or without
7 modification, are permitted provided that the following conditions are met:
8
9 1. Redistributions of source code must retain the above copyright notice,
10 this list of conditions and the following disclaimer.
11
12 2. Redistributions in binary form must reproduce the above copyright
13 notice, this list of conditions and the following disclaimer in the
14 documentation and/or other materials provided with the distribution.
15
16 3. Neither the name of the Intel Corporation nor the names of its
17 contributors may be used to endorse or promote products derived from
18 this software without specific prior written permission.
19
20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
21 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
24 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 POSSIBILITY OF SUCH DAMAGE.
31
32 ******************************************************************************/
33 /*$FreeBSD$*/
34
35 #ifndef _IXGBE_API_H_
36 #define _IXGBE_API_H_
37
38 #include "ixgbe_type.h"
39
40 void ixgbe_dcb_get_rtrup2tc(struct ixgbe_hw *hw, u8 *map);
41
42 s32 ixgbe_init_shared_code(struct ixgbe_hw *hw);
43
44 extern s32 ixgbe_init_ops_82598(struct ixgbe_hw *hw);
45 extern s32 ixgbe_init_ops_82599(struct ixgbe_hw *hw);
46 extern s32 ixgbe_init_ops_X540(struct ixgbe_hw *hw);
47 extern s32 ixgbe_init_ops_X550(struct ixgbe_hw *hw);
48 extern s32 ixgbe_init_ops_X550EM(struct ixgbe_hw *hw);
49 extern s32 ixgbe_init_ops_vf(struct ixgbe_hw *hw);
50
51 s32 ixgbe_set_mac_type(struct ixgbe_hw *hw);
52 s32 ixgbe_init_hw(struct ixgbe_hw *hw);
53 s32 ixgbe_reset_hw(struct ixgbe_hw *hw);
54 s32 ixgbe_start_hw(struct ixgbe_hw *hw);
55 void ixgbe_enable_relaxed_ordering(struct ixgbe_hw *hw);
56 s32 ixgbe_clear_hw_cntrs(struct ixgbe_hw *hw);
57 enum ixgbe_media_type ixgbe_get_media_type(struct ixgbe_hw *hw);
58 s32 ixgbe_get_mac_addr(struct ixgbe_hw *hw, u8 *mac_addr);
59 s32 ixgbe_get_bus_info(struct ixgbe_hw *hw);
60 u32 ixgbe_get_num_of_tx_queues(struct ixgbe_hw *hw);
61 u32 ixgbe_get_num_of_rx_queues(struct ixgbe_hw *hw);
62 s32 ixgbe_stop_adapter(struct ixgbe_hw *hw);
63 s32 ixgbe_read_pba_num(struct ixgbe_hw *hw, u32 *pba_num);
64 s32 ixgbe_read_pba_string(struct ixgbe_hw *hw, u8 *pba_num, u32 pba_num_size);
65
66 s32 ixgbe_identify_phy(struct ixgbe_hw *hw);
67 s32 ixgbe_reset_phy(struct ixgbe_hw *hw);
68 s32 ixgbe_read_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
69 u16 *phy_data);
70 s32 ixgbe_write_phy_reg(struct ixgbe_hw *hw, u32 reg_addr, u32 device_type,
71 u16 phy_data);
72
73 s32 ixgbe_setup_phy_link(struct ixgbe_hw *hw);
74 s32 ixgbe_setup_internal_phy(struct ixgbe_hw *hw);
75 s32 ixgbe_check_phy_link(struct ixgbe_hw *hw,
76 ixgbe_link_speed *speed,
77 bool *link_up);
78 s32 ixgbe_setup_phy_link_speed(struct ixgbe_hw *hw,
79 ixgbe_link_speed speed,
80 bool autoneg_wait_to_complete);
81 s32 ixgbe_set_phy_power(struct ixgbe_hw *, bool on);
82 void ixgbe_disable_tx_laser(struct ixgbe_hw *hw);
83 void ixgbe_enable_tx_laser(struct ixgbe_hw *hw);
84 void ixgbe_flap_tx_laser(struct ixgbe_hw *hw);
85 s32 ixgbe_setup_link(struct ixgbe_hw *hw, ixgbe_link_speed speed,
86 bool autoneg_wait_to_complete);
87 s32 ixgbe_setup_mac_link(struct ixgbe_hw *hw, ixgbe_link_speed speed,
88 bool autoneg_wait_to_complete);
89 s32 ixgbe_check_link(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
90 bool *link_up, bool link_up_wait_to_complete);
91 s32 ixgbe_get_link_capabilities(struct ixgbe_hw *hw, ixgbe_link_speed *speed,
92 bool *autoneg);
93 s32 ixgbe_led_on(struct ixgbe_hw *hw, u32 index);
94 s32 ixgbe_led_off(struct ixgbe_hw *hw, u32 index);
95 s32 ixgbe_blink_led_start(struct ixgbe_hw *hw, u32 index);
96 s32 ixgbe_blink_led_stop(struct ixgbe_hw *hw, u32 index);
97
98 s32 ixgbe_init_eeprom_params(struct ixgbe_hw *hw);
99 s32 ixgbe_write_eeprom(struct ixgbe_hw *hw, u16 offset, u16 data);
100 s32 ixgbe_write_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
101 u16 words, u16 *data);
102 s32 ixgbe_read_eeprom(struct ixgbe_hw *hw, u16 offset, u16 *data);
103 s32 ixgbe_read_eeprom_buffer(struct ixgbe_hw *hw, u16 offset,
104 u16 words, u16 *data);
105
106 s32 ixgbe_validate_eeprom_checksum(struct ixgbe_hw *hw, u16 *checksum_val);
107 s32 ixgbe_update_eeprom_checksum(struct ixgbe_hw *hw);
108
112 s32 ixgbe_clear_rar(struct ixgbe_hw *hw, u32 index);
113 s32 ixgbe_set_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
114 s32 ixgbe_set_vmdq_san_mac(struct ixgbe_hw *hw, u32 vmdq);
115 s32 ixgbe_clear_vmdq(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
116 s32 ixgbe_init_rx_addrs(struct ixgbe_hw *hw);
117 u32 ixgbe_get_num_rx_addrs(struct ixgbe_hw *hw);
118 s32 ixgbe_update_uc_addr_list(struct ixgbe_hw *hw, u8 *addr_list,
119 u32 addr_count, ixgbe_mc_addr_itr func);
120 s32 ixgbe_update_mc_addr_list(struct ixgbe_hw *hw, u8 *mc_addr_list,
121 u32 mc_addr_count, ixgbe_mc_addr_itr func,
122 bool clear);
123 void ixgbe_add_uc_addr(struct ixgbe_hw *hw, u8 *addr_list, u32 vmdq);
124 s32 ixgbe_enable_mc(struct ixgbe_hw *hw);
125 s32 ixgbe_disable_mc(struct ixgbe_hw *hw);
126 s32 ixgbe_clear_vfta(struct ixgbe_hw *hw);
127 s32 ixgbe_set_vfta(struct ixgbe_hw *hw, u32 vlan,
128 u32 vind, bool vlan_on);
129 s32 ixgbe_set_vlvf(struct ixgbe_hw *hw, u32 vlan, u32 vind,
130 bool vlan_on, bool *vfta_changed);
131 s32 ixgbe_fc_enable(struct ixgbe_hw *hw);
132 s32 ixgbe_setup_fc(struct ixgbe_hw *hw);
133 s32 ixgbe_set_fw_drv_ver(struct ixgbe_hw *hw, u8 maj, u8 min, u8 build,
134 u8 ver);
135 void ixgbe_set_mta(struct ixgbe_hw *hw, u8 *mc_addr);
136 s32 ixgbe_get_phy_firmware_version(struct ixgbe_hw *hw,
137 u16 *firmware_version);
138 s32 ixgbe_read_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 *val);
139 s32 ixgbe_write_analog_reg8(struct ixgbe_hw *hw, u32 reg, u8 val);
140 s32 ixgbe_init_uta_tables(struct ixgbe_hw *hw);
141 s32 ixgbe_read_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 *eeprom_data);
142 u32 ixgbe_get_supported_physical_layer(struct ixgbe_hw *hw);
143 s32 ixgbe_enable_rx_dma(struct ixgbe_hw *hw, u32 regval);
144 s32 ixgbe_disable_sec_rx_path(struct ixgbe_hw *hw);
145 s32 ixgbe_enable_sec_rx_path(struct ixgbe_hw *hw);
146 s32 ixgbe_mng_fw_enabled(struct ixgbe_hw *hw);
147 s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
148 s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
149 s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl,
150 bool cloud_mode);
151 void ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
152 union ixgbe_atr_hash_dword input,
153 union ixgbe_atr_hash_dword common,
154 u8 queue);
155 s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
156 union ixgbe_atr_input *input_mask, bool cloud_mode);
157 s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
158 union ixgbe_atr_input *input,
159 u16 soft_id, u8 queue, bool cloud_mode);
160 s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
161 union ixgbe_atr_input *input,
162 u16 soft_id);
163 s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
164 union ixgbe_atr_input *input,
165 union ixgbe_atr_input *mask,
166 u16 soft_id,
167 u8 queue,
168 bool cloud_mode);
169 void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
170 union ixgbe_atr_input *mask);
171 u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
172 union ixgbe_atr_hash_dword common);
173 bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
174 s32 ixgbe_read_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
175 u8 *data);
176 s32 ixgbe_read_i2c_byte_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
177 u8 dev_addr, u8 *data);
178 s32 ixgbe_read_i2c_combined(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 *val);
179 s32 ixgbe_read_i2c_combined_unlocked(struct ixgbe_hw *hw, u8 addr, u16 reg,
180 u16 *val);
181 s32 ixgbe_write_i2c_byte(struct ixgbe_hw *hw, u8 byte_offset, u8 dev_addr,
182 u8 data);
183 void ixgbe_set_fdir_drop_queue_82599(struct ixgbe_hw *hw, u8 dropqueue);
184 s32 ixgbe_write_i2c_byte_unlocked(struct ixgbe_hw *hw, u8 byte_offset,
185 u8 dev_addr, u8 data);
186 s32 ixgbe_write_i2c_combined(struct ixgbe_hw *hw, u8 addr, u16 reg, u16 val);
187 s32 ixgbe_write_i2c_combined_unlocked(struct ixgbe_hw *hw, u8 addr, u16 reg,
188 u16 val);
189 s32 ixgbe_write_i2c_eeprom(struct ixgbe_hw *hw, u8 byte_offset, u8 eeprom_data);
190 s32 ixgbe_get_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr);
191 s32 ixgbe_set_san_mac_addr(struct ixgbe_hw *hw, u8 *san_mac_addr);
192 s32 ixgbe_get_device_caps(struct ixgbe_hw *hw, u16 *device_caps);
193 s32 ixgbe_acquire_swfw_semaphore(struct ixgbe_hw *hw, u32 mask);
194 void ixgbe_release_swfw_semaphore(struct ixgbe_hw *hw, u32 mask);
195 s32 ixgbe_get_wwn_prefix(struct ixgbe_hw *hw, u16 *wwnn_prefix,
196 u16 *wwpn_prefix);
197 s32 ixgbe_get_fcoe_boot_status(struct ixgbe_hw *hw, u16 *bs);
198 s32 ixgbe_dmac_config(struct ixgbe_hw *hw);
199 s32 ixgbe_dmac_update_tcs(struct ixgbe_hw *hw);
200 s32 ixgbe_dmac_config_tcs(struct ixgbe_hw *hw);
201 s32 ixgbe_setup_eee(struct ixgbe_hw *hw, bool enable_eee);
202 void ixgbe_set_source_address_pruning(struct ixgbe_hw *hw, bool enable,
203 unsigned int vf);
204 void ixgbe_set_ethertype_anti_spoofing(struct ixgbe_hw *hw, bool enable,
205 int vf);
206 s32 ixgbe_read_iosf_sb_reg(struct ixgbe_hw *hw, u32 reg_addr,
207 u32 device_type, u32 *phy_data);
208 s32 ixgbe_write_iosf_sb_reg(struct ixgbe_hw *hw, u32 reg_addr,
209 u32 device_type, u32 phy_data);
210 void ixgbe_disable_mdd(struct ixgbe_hw *hw);
211 void ixgbe_enable_mdd(struct ixgbe_hw *hw);
212 void ixgbe_mdd_event(struct ixgbe_hw *hw, u32 *vf_bitmap);
213 void ixgbe_restore_mdd_vf(struct ixgbe_hw *hw, u32 vf);
214 s32 ixgbe_enter_lplu(struct ixgbe_hw *hw);
215 s32 ixgbe_handle_lasi(struct ixgbe_hw *hw);
216 void ixgbe_set_rate_select_speed(struct ixgbe_hw *hw, ixgbe_link_speed speed);
217 void ixgbe_disable_rx(struct ixgbe_hw *hw);
218 void ixgbe_enable_rx(struct ixgbe_hw *hw);
219
220 #endif /* _IXGBE_API_H_ */
|